Welcome to Journal of University of Chinese Academy of Sciences,Today is

›› 2008, Vol. 25 ›› Issue (4): 549-553.DOI: 10.7523/j.issn.2095-6134.2008.4.017

• 论文 • Previous Articles     Next Articles

Researches on the high-speed divider in the PLL frequency synthesizer

Yuan Quan1,2, Yang Hai-gang1, Dong Fang-yuan1,2, Yin Tao1,2   

  1. 1 State Key Laboratory of Transducer Technology, Institute of Electronics, Chinese Academy of Sciences, Beijing 100080, China;
    2 Graduate University of the Chinese Academy of Sciences, Beijing 100049, China
  • Received:1900-01-01 Revised:1900-01-01 Online:2008-07-15

Abstract: In this paper, the design of the high-speed divider in the PLL frequency synthesizer is investigated. The characteristics of circuits concerning speed and power are compared between the synchronous divider and the asynchronous divider. Considering the different demands for the divide-by-2 circuits in the phase-switching asynchronous divider, several different circuits topology of the divide-by-2 circuits are presented. And the charge sharing problem of the divide-by-2 circuit in a reference paper is solved in this paper. According to the simulation results, the highest working frequency of the first and the improved second divider-by-2 circuits is 3.3GHz, and the current consumption is 1.9mA.

Key words: phase-locked loop, asynchronous divider, synchronous divider, charge sharing