欢迎访问中国科学院大学学报,今天是

中国科学院大学学报 ›› 2010, Vol. 27 ›› Issue (1): 63-69.DOI: 10.7523/j.issn.2095-6134.2010.1.009

• 论文 • 上一篇    下一篇

基于NiosII片上可编程系统(SOPC)实现的雷达监控系统

谢东辉, 齐伟民   

  1. 中国科学院电子学研究所六室,北京 100080
  • 收稿日期:2009-03-04 修回日期:2009-05-18 发布日期:2010-01-15

Implementation of radar monitoring and controlling system based on the SOPC of NiosII CPU

XIE Dong-Hui, QI Wei-Min   

  1. Lab 6,Institute of Electronics, Chinese Academy of Sciences, Beijing 100080, China
  • Received:2009-03-04 Revised:2009-05-18 Published:2010-01-15

摘要:

介绍了一种基于NiosII嵌入式处理器实现的雷达监控系统,并详细说明了其可编程系统(SOPC)(system on programmable chip)的硬件构建过程和软件设计流程.本设计采用Cyclone II系列FPGA作为核心硬件,在FPGA上构建了基于高性能32位嵌入式NiosII处理器的片上SOPC;在NiosII IDE环境下开发出SOPC的应用软件.与传统的监控系统相比,本方案拥有更高的集成度、更快的数据传输速度,以及较小的体积和功耗.

关键词: 雷达监控系统, 可编程片上系统, NiosII处理器, 现场可编程门阵列

Abstract:

This study presents a radar monitoring and controlling system which is mainly based on the NiosII CPU and introduces the hardware integration and software design flow of the system on programmable chip. The kernel of design is Cyclone II family FPGA which supports the 32 bits high performance NiosII CPU, and application software is developed in NiosII IDE environment tool. Compared with the traditional monitoring and controlling system, the present design has capabilities of fast data transmitting, low power consumming, and high integration.

Key words: radar monitoring and controlling system, system on programmable chip(SOPC), NiosII CPU, FPGA

中图分类号: