Welcome to Journal of University of Chinese Academy of Sciences,Today is

›› 2010, Vol. 27 ›› Issue (1): 63-69.DOI: 10.7523/j.issn.2095-6134.2010.1.009

• Research Articles • Previous Articles     Next Articles

Implementation of radar monitoring and controlling system based on the SOPC of NiosII CPU

XIE Dong-Hui, QI Wei-Min   

  1. Lab 6,Institute of Electronics, Chinese Academy of Sciences, Beijing 100080, China
  • Received:2009-03-04 Revised:2009-05-18 Online:2010-01-15

Abstract:

This study presents a radar monitoring and controlling system which is mainly based on the NiosII CPU and introduces the hardware integration and software design flow of the system on programmable chip. The kernel of design is Cyclone II family FPGA which supports the 32 bits high performance NiosII CPU, and application software is developed in NiosII IDE environment tool. Compared with the traditional monitoring and controlling system, the present design has capabilities of fast data transmitting, low power consumming, and high integration.

Key words: radar monitoring and controlling system, system on programmable chip(SOPC), NiosII CPU, FPGA

CLC Number: