Welcome to Journal of University of Chinese Academy of Sciences,Today is

›› 2013, Vol. 30 ›› Issue (5): 682-687.DOI: 10.7523/j.issn.2095-6134.2013.05.017

Previous Articles     Next Articles

Circuit design of DDR2 SDRAM high-speed memory for space remote sensing camera simulator system

NI Jian-Jun1,2, LI Tao2, WANG Jian-Yu2   

  1. 1. ShenZhou Academy, China Academy of Space Technology, Beijing 100086, China;
    2. Beijing Institute of Space Mechanics & Electricity, Beijing 100076, China
  • Received:2012-09-26 Revised:2013-01-21 Online:2013-09-15
  • Contact: 倪建军,E-mail:cast_2011@sina.com

Abstract: In order to meet the function verification requirements of the space remote sensing camera electronics system, we design a set of simulator system composed of FPGA and DDR2 SDRAM. For considering difficulties in designing DDR2 SDRAM and for improving the signal integrity, we analyze the DDR2 SDRAM impedance matching form and matching resistance location in detail and give a feasible design scheme on PCB layout and FPGA pin constraints. Experimental results show that DDR2 SDRAM works at data transmission speed of 320 Mbps/pin with either single-ended or differential clock, and the signal quality is still satisfactory.

Key words: FPGA, DDR2 SDRAM, pin constraints, space remote sensing camera simulator system

CLC Number: